久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

以文本方式查看主題

-  曙海教育集團論壇  (http://www.rfoamep.cn/bbs/index.asp)
--  FPGA初中級  (http://www.rfoamep.cn/bbs/list.asp?boardid=25)
----  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  (http://www.rfoamep.cn/bbs/dispbbs.asp?boardid=25&id=2769)

--  作者:wangxinxin
--  發布時間:2010-12-19 11:38:05
--  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \\30px \\use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray\'s long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\\Design  <P style=\\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \\This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
久久免费99精品久久久久久| 爽爽淫人综合网网站| 色拍拍在线精品视频8848| 93久久精品日日躁夜夜躁欧美| 国产99久久久久| 99免费精品视频| 国产伦精品一区二区三毛| 国产乱码精品一区二区三区卡| 精品国产一区二区三区四区vr| 久久久久久久久久久久久9999| 欧美日韩国产不卡在线看| 日韩av一区二区三区美女毛片| 亚洲日本一区二区三区在线不卡 | 欧美成ee人免费视频| 四虎一区二区| 在线观看精品一区| 欧美大片在线观看一区| 国产视频视频一区| 五月天欧美精品| 激情欧美日韩一区二区| 成人美女视频在线看| 国产精品日韩欧美一区二区三区| 日韩欧美精品在线不卡| 欧美日韩一区二区三区免费看| 精品免费日韩av| 亚洲综合色区另类av| 国内不卡的二区三区中文字幕| 99热精品一区二区| 日韩欧美精品一区二区| 欧美精品777| 中国av一区二区三区| 五月婷婷综合在线| 99精品久久99久久久久| 午夜久久资源| 久久久综合激的五月天| 午夜精品久久久久久久99樱桃| 国产精品1区2区3区| 精品久久久久久综合日本| 自拍偷拍亚洲色图欧美| 亚洲精品一区二区三区在线观看| 一区二区三区在线观看视频| 国产乱子轮精品视频| 久久久久久草| 欧美一级日韩免费不卡| 亚洲视频一区在线观看| 国产高清在线观看免费不卡| 六月婷婷久久| 欧美一区二区三区四区高清| 亚洲国产精品久久人人爱蜜臀 | 国产另类ts人妖一区二区| 精品国产第一页| 91精品国产综合久久精品性色| 亚洲一区av在线| ts人妖另类在线| 欧美精品v国产精品v日韩精品| 亚洲免费观看在线视频| eeuss国产一区二区三区| 一区一区视频| 亚洲美女视频一区| 91在线视频在线| 欧美日韩国产影片| 亚洲午夜免费视频| 国产高清一区视频| 欧美久久高跟鞋激| 蜜臀99久久精品久久久久久软件| 国内精品**久久毛片app| 欧美一区二区三区日韩| 日韩电影在线一区二区三区| 精品一区二区三区自拍图片区 | 亚洲柠檬福利资源导航| 国产精品一级在线| 日本精品一区二区三区高清 久久| 在线国产精品网| 亚洲另类在线制服丝袜| 成人免费观看男女羞羞视频| 亚洲欧美日产图| 国产精品美女一区二区三区| 久久99精品久久久久久 | 蜜桃av久久久亚洲精品| 精品国产乱码久久久久久影片| 亚洲精品成人少妇| 国产精品日韩一区二区三区| 欧美美女一区二区在线观看| 亚洲精品免费看| 97精品电影院| 欧美日韩一区 二区 三区 久久精品| 综合亚洲深深色噜噜狠狠网站| 国产成人欧美日韩在线电影| 一区二区三区四区国产| 中文字幕久久午夜不卡| 丁香一区二区三区| 欧美三区在线视频| 亚洲一区二区在线观看视频| 99久久99久久精品国产片果冻| 在线观看免费亚洲| 亚洲高清视频在线| 久久久久久精| 欧美激情资源网| 国产乱码精品一品二品| 91精品国模一区二区三区| 午夜精品视频一区| 日本黑人久久| 亚洲欧洲另类国产综合| 91麻豆swag| www一区二区| eeuss鲁片一区二区三区在线观看| 欧美日韩亚洲高清一区二区| 一区二区三区免费看视频| 亚洲日本无吗高清不卡| 一区二区三区不卡在线观看 | 亚洲欧美日韩国产成人综合一二三区| 中文乱码免费一区二区| av激情综合网| 欧美一级高清片| 国产成人在线视频播放| 91精品国产综合久久久久久| 韩国成人福利片在线播放| 欧美在线观看视频一区二区| 青青草视频一区| 欧美影片第一页| 精品综合久久久久久8888| 日本高清不卡一区| 青青草国产精品97视觉盛宴| 一本色道久久综合精品竹菊| 日韩成人免费电影| 欧美午夜电影在线播放| 精品中文字幕一区二区| 欧美日韩精品一区二区| 国内外成人在线视频| 9191成人精品久久| 91视频99| 亚洲乱码日产精品bd| 亚洲电影一二三区| 全国精品久久少妇| 欧美精品自拍偷拍| 99久久99久久免费精品蜜臀| 久久久久久久性| 成年人午夜久久久| 亚洲综合小说图片| 一区二区三区偷拍| 国产精品自在在线| 久久久久久久久久电影| 国产经品一区二区| 夜夜揉揉日日人人青青一国产精品| 手机在线观看国产精品| 日韩 欧美一区二区三区| 欧美视频一区二区三区四区| 国产**成人网毛片九色| 久久久无码精品亚洲日韩按摩| 国产精品日韩欧美一区二区| 国产精品久久久久影视| 精品视频999| 91精品国产一区二区三区动漫 | 亚洲成人自拍一区| 精品久久久久香蕉网| 国产精品久久久对白| 亚洲动漫第一页| 在线91免费看| 俄罗斯精品一区二区| 亚洲午夜免费视频| 欧美性色欧美a在线播放| 精品欧美一区二区在线观看视频 | 日韩精品一区二区三区在线| 高清av免费一区中文字幕| 夜夜操天天操亚洲| 国产亚洲综合av| 一区二区成人国产精品| 国产suv精品一区二区6| 亚洲日韩欧美一区二区在线| 在线观看日韩高清av| 成人app网站| 欧美www视频| 在线看不卡av| 粉嫩av四季av绯色av第一区| 日本va欧美va精品发布| 国产日韩欧美高清在线| 一区二区三区不卡在线| 97久久久精品综合88久久| 激情深爱一区二区| 亚洲欧美色综合| 欧美一区二区视频网站| 欧美日韩国产综合视频在线| 国产麻豆精品久久一二三| 亚洲欧美一区二区三区极速播放| 国产91视觉| 91美女片黄在线观看| 免费不卡在线观看| 亚洲丝袜制服诱惑| 精品成人免费观看| 在线免费精品视频| 激情小说综合网| 91精品国产综合久久久久久丝袜 | 麻豆传媒一区| 国产在线播放一区三区四| 日本亚洲最大的色成网站www| 国产欧美一区二区精品性色超碰| 欧美亚洲一区二区三区四区| 另类视频在线观看+1080p| 不卡大黄网站免费看| 日韩成人一区二区|