久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

以文本方式查看主題

-  曙海教育集團論壇  (http://www.rfoamep.cn/bbs/index.asp)
--  FPGA初中級  (http://www.rfoamep.cn/bbs/list.asp?boardid=25)
----  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  (http://www.rfoamep.cn/bbs/dispbbs.asp?boardid=25&id=2769)

--  作者:wangxinxin
--  發布時間:2010-12-19 11:38:05
--  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \\30px \\use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray\'s long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\\Design  <P style=\\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \\This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
99久久久精品免费观看国产| 日韩一区二区在线看片| 国产99久久久国产精品| 日本不卡123| 日韩电影在线看| 性做久久久久久免费观看欧美| 一区二区三区免费在线观看| 亚洲欧美日韩国产成人精品影院| 亚洲欧洲精品天堂一级 | 欧美亚洲动漫另类| 欧美日免费三级在线| 欧美精品日韩一本| 欧美va亚洲va香蕉在线| 久久精品人人做人人综合 | www久久精品| 中文字幕第一区第二区| 亚洲乱码国产乱码精品精的特点| 亚洲一区二区三区美女| 免费人成黄页网站在线一区二区| 激情成人综合网| 91在线视频免费观看| 久久精品久久精品国产大片| 亚洲一区二区高清视频| 欧美高清你懂得| 欧美激情一区二区三区蜜桃视频 | 亚洲自拍偷拍综合| 日韩成人伦理电影在线观看| 国产一区二区视频在线播放| 91麻豆免费看| 日本不卡一区二区三区在线观看 | 国产精品视频一区二区三区经| 久久久久久精| 欧美在线小视频| 国产午夜精品美女毛片视频| 亚洲一区二区三区四区中文字幕 | 99视频在线| 色吧亚洲视频| 欧美夫妻性生活| 中文字幕av一区二区三区高| 亚洲国产另类av| 成人精品国产福利| 色女孩综合网| 精品国产乱码久久久久久蜜臀| 一级中文字幕一区二区| 国产电影一区二区三区| 欧美精品七区| 日韩欧美一卡二卡| 亚洲已满18点击进入久久| 国产成人精品免费| 品久久久久久久久久96高清| 777a∨成人精品桃花网| 1024国产精品| 成人综合激情网| 日本在线成人一区二区| 精品入口麻豆88视频| 亚洲五码中文字幕| 99v久久综合狠狠综合久久| 日韩一区二区三区资源| 久久亚洲二区三区| 裸体一区二区三区| 欧美乱偷一区二区三区在线| 日韩欧美国产wwwww| 亚洲成a天堂v人片| 国产日韩精品一区观看| 日韩三级中文字幕| 免费一区二区视频| 欧美精品欧美精品| 久久久噜噜噜久久中文字幕色伊伊 | 精品无码久久久久久久动漫| 欧美一区二区三区小说| 午夜亚洲福利老司机| 国产精成人品localhost| 欧美精品123区| 五月婷婷久久丁香| 美日韩免费视频| 国产午夜亚洲精品不卡| 成人综合婷婷国产精品久久蜜臀| 91高清在线观看| 亚洲一区二区在线播放相泽| 91成人理论电影| 日韩一二三区不卡| 久久99久久99| 一本色道a无线码一区v| 亚洲欧美日韩在线播放| 成人免费在线一区二区三区| 3d动漫精品啪啪| 蜜臀久久久久久久| 色综合久久久久久久久五月| 国产精品素人一区二区| 99国产精品久久久| 日韩免费在线观看| 高清不卡在线观看| 91精品国产综合久久久久久久 | 在线观看区一区二| 亚洲bt欧美bt精品| 亚洲欧美99| 亚洲成人免费视| 日韩欧美激情一区二区| 一区二区三区四区在线播放| 精品伊人久久大线蕉色首页| 亚洲国产精品成人综合| 97人人做人人人难人人做| 久久你懂得1024| 91在线观看高清| 精品国产乱码久久久久久久久| 成人性生交大片免费看在线播放| 欧美精品视频www在线观看| 精品影视av免费| 欧美日韩一二区| 国内成人自拍视频| 日韩亚洲电影在线| 成人a免费在线看| 久久久蜜桃精品| 国产精品精品软件视频| 中文字幕欧美三区| 久久香蕉综合色| 亚洲国产中文字幕在线视频综合| 亚欧精品在线| 日韩av不卡一区二区| 欧美吞精做爰啪啪高潮| 国产成人av电影在线播放| 精品国产一区二区三区av性色| 99在线精品视频| 中文字幕国产精品一区二区| 精品国产区在线| 午夜欧美在线一二页| 欧美在线免费播放| 国产成人在线免费观看| 337p粉嫩大胆色噜噜噜噜亚洲| 懂色av一区二区三区在线播放| 国产精品高清亚洲| 亚洲图片都市激情| 久久99热这里只有精品| 日韩欧美一区二区不卡| 国产精品乱子乱xxxx| 亚洲永久精品大片| 欧美视频在线一区| 99re成人精品视频| 一区二区三区视频在线观看| 在线精品视频小说1| 99精品久久99久久久久| 一区二区三区在线免费视频| 一区二区日本| 丰满岳乱妇一区二区三区| 一色桃子久久精品亚洲| 椎名由奈jux491在线播放 | 国产精品国产成人国产三级| 亚洲国产另类久久久精品极度| 国产曰批免费观看久久久| 久久久91精品国产一区二区三区| 蜜桃免费一区二区三区| 精品一区二区综合| 国产欧美一区在线| 色久优优欧美色久优优| 91色视频在线| 日韩av电影天堂| 久久午夜色播影院免费高清| 日韩性感在线| av电影在线观看一区| 亚洲午夜一区二区三区| 日韩欧美色电影| 日本精品一区二区三区高清 久久 日本精品一区二区三区不卡无字幕 | 日本精品视频一区二区| 99re视频精品| 偷窥国产亚洲免费视频| 久久色在线视频| 亚洲午夜精品一区二区三区| 91婷婷韩国欧美一区二区| 日韩成人精品视频| 国产精品视频第一区| 欧美视频一区二区三区| 国产精品一区二区欧美黑人喷潮水| 男女男精品网站| 亚洲欧美一区二区在线观看| 日韩亚洲欧美综合| 中文字幕日韩一区二区三区不卡| http;//www.99re视频| 精品一区二区三区av| 亚洲乱码国产乱码精品精小说| 日韩欧美中文字幕一区| 色综合中文字幕国产 | 久久亚洲免费| 国产suv精品一区二区三区| 舔着乳尖日韩一区| 国产精品久久777777| 日韩色视频在线观看| 色噜噜狠狠色综合欧洲selulu| 国产专区一区二区| 99国产欧美久久久精品| 激情久久五月天| 日日欢夜夜爽一区| 亚洲欧美日韩成人高清在线一区| 精品成人一区二区| 91精品国产麻豆国产自产在线 | 欧美在线一二三四区| 欧美日韩在线精品| 国产一区免费观看| 91蜜桃网址入口| 成人黄色电影在线| 激情成人综合网|