久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

以文本方式查看主題

-  曙海教育集團論壇  (http://www.rfoamep.cn/bbs/index.asp)
--  FPGA初中級  (http://www.rfoamep.cn/bbs/list.asp?boardid=25)
----  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  (http://www.rfoamep.cn/bbs/dispbbs.asp?boardid=25&id=2769)

--  作者:wangxinxin
--  發布時間:2010-12-19 11:38:05
--  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \\30px \\use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray\'s long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\\Design  <P style=\\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \\This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
高清一区二区三区视频| 国产乱码精品一区二区三区忘忧草| 欧美日韩在线直播| 欧美网站大全在线观看| 337p亚洲精品色噜噜| 欧美一区二区三区免费观看视频 | 久久久久se| 美女主播视频一区| 手机看片福利永久国产日韩| 一区二区三区我不卡| 欧美丝袜自拍制服另类| 日韩一区二区免费电影| 欧美激情艳妇裸体舞| 亚洲一区二区三区四区五区黄| 麻豆国产精品视频| 99久久久免费精品国产一区二区| 国产98在线|日韩| 婷婷久久伊人| 日韩限制级电影在线观看| 亚洲国产精品ⅴa在线观看| 亚洲自拍偷拍九九九| 国模无码大尺度一区二区三区| 91亚洲精华国产精华精华液| 久久国产精品久久精品国产| 色婷婷久久久亚洲一区二区三区 | 91精品国产丝袜白色高跟鞋| 久久精品无码一区二区三区 | 麻豆高清免费国产一区| 成人一级视频在线观看| 成人在线观看av| 中文字幕欧美人与畜| 欧美一区二区精品| 日韩一区中文字幕| 国内一区二区在线| 国产乱码精品一区二区三区不卡| 中文字幕在线中文字幕日亚韩一区| 正在播放亚洲一区| 综合在线观看色| 精彩视频一区二区| 狠狠色综合色区| 555www色欧美视频| 亚洲欧美激情小说另类| 国产精品夜夜嗨| 久久婷婷开心| 日韩一区二区精品在线观看| 亚洲欧美日韩国产手机在线| 久久久蜜臀国产一区二区| 亚洲大型综合色站| 91在线观看高清| 91福利区一区二区三区| 久久精品亚洲精品国产欧美| 美女视频一区二区三区| 国产精品成人一区二区三区 | 成人在线观看91| 欧美日韩亚洲综合在线 | 日韩亚洲欧美精品| www久久久久| 蜜乳av一区二区| 蜜桃91精品入口| 日韩精品一区二区三区四区视频| 亚洲成人免费在线观看| 99精品国产一区二区| 欧美亚洲一区二区在线| 自拍偷拍亚洲欧美日韩| 成人精品在线视频观看| 91福利小视频| 洋洋成人永久网站入口| jlzzjlzz亚洲日本少妇| 欧美性生交片4| 亚洲一区二区在线视频| 99久热re在线精品视频| 欧美一区二区三区视频在线观看| 天堂影院一区二区| 激情视频在线观看一区二区三区| 欧美成人综合网站| 国产综合色视频| 一区二区三区四区视频在线| **欧美大码日韩| 成人综合色站| 精品1区2区在线观看| 国精产品一区一区三区mba视频| 亚洲国产精品一区二区第四页av| 中文字幕av不卡| 91女人视频在线观看| 日韩色在线观看| 国产精一区二区三区| 在线观看亚洲专区| 欧美国产综合一区二区| 天堂一区二区在线| 国产成人免费在线观看| 欧美狂野另类xxxxoooo| 狠狠色丁香久久婷婷综合_中| 色悠久久久久综合欧美99| 亚洲18色成人| 中文字幕在线亚洲三区| 日韩电影在线看| 在线免费观看日本欧美| 麻豆91在线看| 欧美另类高清zo欧美| 国产一区在线看| 777亚洲妇女| 国产成人综合网| 欧美成人精精品一区二区频| 成人黄色一级视频| 精品少妇一区二区三区在线播放| 成人av资源站| 久久久91精品国产一区二区精品| 91亚洲精品乱码久久久久久蜜桃 | 先锋在线资源一区二区三区| 丝袜美腿亚洲一区| 中文字幕一区二区三区有限公司| 日韩在线一区二区三区| 欧洲色大大久久| 国产乱对白刺激视频不卡| 91精品国产全国免费观看| 国产成人av影院| 久久综合九色综合97_久久久| 99高清视频有精品视频| 中文字幕一区二区三区四区 | 欧美日韩无遮挡| 亚洲不卡av一区二区三区| 色菇凉天天综合网| 国产剧情在线观看一区二区| 欧美电影精品一区二区| 国产精品一区二| 亚洲国产精品久久一线不卡| 91国产丝袜在线播放| 国产99久久精品| 国产精品传媒入口麻豆| 亚洲最大色综合成人av| 国产一区二区三区免费| 国产日韩欧美一区二区三区乱码| 麻豆一区区三区四区产品精品蜜桃| 五月婷婷久久丁香| 欧美高清激情brazzers| 91网站最新地址| 一区二区三区中文在线观看| 欧美视频自拍偷拍| 91丨porny丨国产入口| 亚洲电影一级黄| 欧美一区二区免费视频| 国产精品二区三区四区| 亚洲影院久久精品| 7777精品伊人久久久大香线蕉| 91免费版网站在线观看| 亚洲一区二区欧美日韩| 制服丝袜激情欧洲亚洲| 国产一区二区三区黄| 日韩成人免费看| 欧美精品一区二区三区四区| 欧美一区三区二区在线观看| 国产精品66部| 亚洲视频小说图片| 欧美精品一二三| 麻豆亚洲一区| 粉嫩一区二区三区在线看| 亚洲啪啪综合av一区二区三区| 精品视频999| 精品国产一区二区三区麻豆小说 | 中文字幕亚洲综合久久菠萝蜜| 在线免费观看不卡av| 99九九视频| 久久er99精品| 中文字幕一区二区5566日韩| 欧美午夜片在线看| 久久久国产精品一区二区三区| 国产麻豆一精品一av一免费| 亚洲欧美日韩精品久久久久| 91精品国产色综合久久久蜜香臀| 蜜桃久久精品乱码一区二区| 懂色中文一区二区在线播放| 一区二区三区国产精华| 精品日本一线二线三线不卡| 色诱亚洲精品久久久久久| 国产一区再线| 不卡在线观看av| 美国三级日本三级久久99| ...av二区三区久久精品| 欧美成人激情免费网| 色综合一区二区| 蜜桃成人在线| 91麻豆6部合集magnet| 精品一区二区在线看| 亚洲亚洲人成综合网络| 国产欧美日产一区| 日韩欧美一区二区三区在线| 中文字幕乱码一区二区三区| 久久伊人一区| 成人午夜电影免费在线观看| 国产a级毛片一区| 美女看a上一区| 亚洲最新在线观看| 国产精品久久久久久久久久免费看| 日韩一区二区三区四区五区六区 | 国产欧美日韩激情| 欧美岛国在线观看| 7777精品伊人久久久大香线蕉完整版| 天天操天天综合网| 亚洲午夜私人影院| 一区二区三区色|