久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区


曙海教育集團論壇FPGA專區FPGA初中級 → p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa


  共有13377人關注過本帖樹形打印

主題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

美女呀,離線,留言給我吧!
wangxinxin
  1樓 個性首頁 | 博客 | 信息 | 搜索 | 郵箱 | 主頁 | UC


加好友 發短信
等級:青蜂俠 帖子:1393 積分:14038 威望:0 精華:0 注冊:2010-11-12 11:08:23
p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  發帖心情 Post By:2010-12-19 11:38:05

Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem

支持(0中立(0反對(0單帖管理 | 引用 | 回復 回到頂部
總數 35 1 2 3 4 下一頁

返回版面帖子列表

p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa








簽名
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
国产激情91久久精品导航| 国产精品沙发午睡系列990531| 91九色极品视频| 国产成人亚洲综合a∨猫咪| 狠狠色综合播放一区二区| 久久成人久久鬼色| 国内欧美视频一区二区| 粉嫩高潮美女一区二区三区 | 国产精品一二三区在线| 国产成人8x视频一区二区| 99久久精品国产一区| 国产精品国模大尺度私拍| 欧美二区在线| 色婷婷久久99综合精品jk白丝| 欧美日韩久久久一区| 日韩一区二区三区精品视频| 国产欧美视频一区二区| 一区二区三区美女| 麻豆精品视频在线| av不卡免费在线观看| 欧美精品国产精品久久久| 91成人在线免费观看| 精品国产3级a| 亚洲综合男人的天堂| 久99久精品视频免费观看| 91污在线观看| 一区二区国产日产| 日韩欧美激情一区| 亚洲狠狠丁香婷婷综合久久久| 精品无人码麻豆乱码1区2区| 成人免费在线一区二区三区| 一区二区三视频| 精品日韩一区二区三区| 亚洲综合小说图片| 国产综合色产在线精品| 精品视频在线观看| 欧美日韩精品电影| **网站欧美大片在线观看| 激情欧美一区二区三区在线观看| αv一区二区三区| 在线免费观看视频一区| 国产亚洲一区二区三区四区| 三级不卡在线观看| 成人综合色站| 欧美猛男男办公室激情| 亚洲品质自拍视频网站| 国产盗摄一区二区| 亚洲精品国产精品久久| 精品国产一区二区精华| 午夜久久福利影院| 91视频99| 欧美另类z0zxhd电影| 亚洲精品国产无天堂网2021| 成人的网站免费观看| 亚洲午夜精品福利| 中文字幕不卡一区| 国产乱一区二区| 亚洲欧洲一区二区在线观看| 日本一区二区三区免费乱视频| 麻豆91精品91久久久的内涵| 欧美日韩一区二区三区在线观看免| 欧美一区二区啪啪| 日韩电影在线看| 欧美精品尤物在线| 久久久精品2019中文字幕之3| 麻豆91小视频| 午夜精品一区二区三区四区| 国产精品久久久久影院老司| 成人精品高清在线| 欧美日韩国产天堂| 五月婷婷另类国产| 久久亚洲午夜电影| 欧美高清在线精品一区| 国产99精品视频| 欧美视频自拍偷拍| 日本一不卡视频| 亚洲精品9999| 一区二区三区在线影院| 国产91亚洲精品一区二区三区| 欧美大片免费久久精品三p | 精品一区二区三区免费视频| 日韩精品电影网站| 亚洲私人影院在线观看| 91视频免费播放| 精品国产青草久久久久福利| 国产精品系列在线观看| 欧美日韩精品二区第二页| 免费黄网站欧美| 色8久久人人97超碰香蕉987| 亚洲成人久久影院| 色综合咪咪久久| 奇米777欧美一区二区| 色综合天天综合网天天看片| 亚洲成人自拍偷拍| 在线免费一区| 奇米精品一区二区三区四区 | 蜜桃传媒视频麻豆第一区免费观看| 久久久久高清精品| 97人摸人人澡人人人超一碰| 久久免费视频一区| 成人片在线免费看| 亚洲日本在线天堂| 麻豆亚洲一区| 亚欧色一区w666天堂| 日本韩国欧美在线| 精品亚洲aⅴ乱码一区二区三区| 精品视频全国免费看| 韩国成人福利片在线播放| 91精品国产综合久久精品app| 国产精品乡下勾搭老头1| 精品入口麻豆88视频| 成人动漫在线视频| 亚洲欧美自拍偷拍色图| 日本精品二区| 美女网站一区二区| 日韩欧美一区二区视频| 91精品入口蜜桃| 亚洲三级在线免费| 亚洲午夜久久久影院伊人| 看国产成人h片视频| 日韩免费观看高清完整版在线观看| 99精品桃花视频在线观看| 中文子幕无线码一区tr | 欧美日韩一区二区三区高清 | 日本视频免费一区| 7777精品伊人久久久大香线蕉最新版| 成人动漫精品一区二区| 亚洲欧洲色图综合| 日本韩国欧美在线| av中文字幕亚洲| 亚洲精品欧美激情| 欧美日韩精品欧美日韩精品一综合| 国产suv精品一区二区6| 国产精品毛片无遮挡高清| 一区精品在线| av在线不卡免费看| 亚洲综合一区二区| 欧美久久一二区| 国产精品免费一区二区三区观看| 亚洲va韩国va欧美va精品| 日韩欧美亚洲国产精品字幕久久久 | 亚洲精品视频在线观看免费| 亚洲在线不卡| 99久久久精品免费观看国产蜜| 亚洲色图欧美在线| 欧美精品在欧美一区二区少妇| 99久久久久国产精品免费| 午夜精品爽啪视频| 久久久亚洲精品石原莉奈| 日本一区精品| 成人av资源网站| 亚洲国产精品久久一线不卡| 欧美大胆人体bbbb| 水蜜桃亚洲精品| 成人一区二区三区视频| 亚洲一区自拍偷拍| 欧美成人高清电影在线| 日韩国产高清一区| jlzzjlzz亚洲日本少妇| 日韩福利电影在线| 国产精品久久网站| 欧美一区二区三区在线电影| 久久综合毛片| av一区二区三区| 免费亚洲电影在线| 亚洲少妇中出一区| 精品日产卡一卡二卡麻豆| 一本色道久久加勒比精品| 国产日韩欧美亚洲一区| 国产盗摄视频一区二区三区| 午夜精品久久久久| 中文字幕一区二区三区乱码在线| 日韩视频免费直播| 在线观看视频欧美| 日韩精品久久一区| 国产一级二级三级精品| 成人黄色在线看| 狠狠色丁香婷婷综合| 亚洲综合一区二区精品导航| 精品粉嫩超白一线天av| 欧美日免费三级在线| 午夜一区二区三区| 久久久久久久免费| 国产精品美女诱惑| 91免费视频观看| 成人妖精视频yjsp地址| 精品一区二区三区视频在线观看| 亚洲丶国产丶欧美一区二区三区| 中文字幕精品一区二区精品绿巨人 | 17c精品麻豆一区二区免费| 337p粉嫩大胆色噜噜噜噜亚洲| 欧美日韩国产在线观看| 一本一本久久a久久精品综合麻豆| 蜜桃传媒视频第一区入口在线看| 91蝌蚪porny| 91在线视频免费观看| 成人av在线看| av亚洲产国偷v产偷v自拍| 国产高清不卡一区| 国产很黄免费观看久久|