久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

Rss & SiteMap

曙海教育集團論壇 http://www.bjzhda.cn

曙海教育集團論壇
共35 條記錄, 每頁顯示 10 條, 頁簽: [1] [2][3][4]
[瀏覽完整版]

標題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

1樓
wangxinxin 發表于:2010-12-19 11:38:05
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
共35 條記錄, 每頁顯示 10 條, 頁簽: [1] [2][3][4]

Copyright © 2000 - 2009 曙海教育集團
Powered By 曙海教育集團 Version 2.2
Processed in .03125 s, 2 queries.
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
亚洲成av人在线观看| 欧美大片一区二区| 欧美精品一区在线| 亚洲欧洲三级| 欧美亚洲国产一区二区三区| 亚洲自拍都市欧美小说| 精品国精品自拍自在线| 日韩欧美电影一二三| 26uuu久久综合| 《视频一区视频二区| 一区二区三区日韩精品| 日韩一区精品视频| 国产激情视频一区二区三区欧美 | 日本一区二区三区视频免费看| 亚洲一区二区精品在线| 欧美人妇做爰xxxⅹ性高电影| 亚洲精品一区二区三区福利| 国产精品久久看| 一区二区三区色| 亚洲欧洲精品一区二区精品久久久| 中文字幕一区三区| 日韩精品视频网站| 成人av网址在线| 欧美动漫一区二区| 欧美精品九九99久久| 中文字幕一区二区三区精华液| 麻豆专区一区二区三区四区五区| zzijzzij亚洲日本少妇熟睡| 欧美亚洲国产免费| 日韩欧美一二三区| 亚洲动漫第一页| 91伊人久久大香线蕉| 中文字幕一区二区三区5566| 久久综合色8888| 亚洲午夜激情网页| 国产成人一区二区三区免费看| 欧美日韩国产精品一卡| 精品污污网站免费看| 欧美国产乱子伦| 青青草一区二区三区| caoporn国产精品免费公开| 亚洲 国产 日韩 综合一区| 日韩精品一区二区三区四区视频| 一区二区三区四区视频精品免费| 成人手机在线视频| 中文字幕一区二区三区四区五区| 国产日产欧美精品一区二区三区| 捆绑变态av一区二区三区| 国产精品久久九九| 欧美一级xxx| 免费观看在线综合| 成人18视频| 日本一区二区视频| 久久久精品国产免大香伊| 日韩国产欧美在线视频| 国产一区二区精品在线| 日韩一区二区三区高清免费看看| 丝袜美腿亚洲一区| 久久精品日产第一区二区三区| 精品免费国产二区三区| 经典一区二区三区| 在线视频一区二区三| 一区二区三区欧美视频| 国产精品毛片va一区二区三区| 欧美成人综合网站| 国产精品白丝jk黑袜喷水| 色综合天天综合网天天狠天天 | 欧美成人精精品一区二区频| 久久国产夜色精品鲁鲁99| 天堂av一区二区| 亚洲精品视频免费观看| 国产精品综合久久久久久| 久久久国产一区二区三区四区小说| 国内久久精品视频| 久久精品久久综合| 色婷婷av一区二区三区大白胸 | 成人污污视频在线观看| 欧美剧情片在线观看| 韩国一区二区三区| 精品视频资源站| 精品一区二区三区的国产在线播放 | 久久久久久久有限公司| 欧美激情一区二区三区在线| 91久色国产| 中文字幕+乱码+中文字幕一区| www.66久久| 久久亚洲春色中文字幕久久久| 成人av动漫在线| 欧美精品一区二区高清在线观看| 成人动漫精品一区二区| 欧美精品一区二区三区在线播放 | 日韩在线第一区| 亚洲午夜久久久久久久久电影院| 日本精品一区二区三区不卡无字幕| 亚洲免费伊人电影| 亚洲成人网上| 免费在线观看成人| 欧美日本在线观看| jlzzjlzz亚洲日本少妇| 国产日韩欧美电影| 国产亚洲欧美一区二区| 亚洲丝袜制服诱惑| 午夜精品亚洲一区二区三区嫩草 | 精品欧美一区二区三区久久久| 国产精品欧美一级免费| 欧美三级电影在线播放| 视频一区在线播放| 欧美一区中文字幕| 91蜜桃婷婷狠狠久久综合9色| 国产精品久久久久永久免费观看| 欧美精品中文字幕一区二区| 午夜精品福利视频网站| 欧美美女网站色| 91麻豆免费看片| 亚洲欧美另类图片小说| 91久久精品一区二区| 盗摄精品av一区二区三区| 日本一二三不卡| 在线码字幕一区| 国产成人激情av| 亚洲国产激情av| 亚洲午夜精品一区二区三区| 韩国三级在线一区| 中文字幕免费在线观看视频一区| 日韩av在线电影观看| 欧美成人性福生活免费看| 99re这里只有精品首页| 亚洲欧美激情在线| 欧美日韩国产123区| 成人xxxxx色| 日韩精品福利网| 久久这里只有精品视频网| 日韩国产精品一区二区| 国产精品一区二区黑丝| 亚洲日本一区二区三区| 欧美精品1区2区3区| 国产精品一区在线观看| 久久福利视频一区二区| 国产精品国产成人国产三级| 欧美日韩中文另类| 国产精品久久国产精品| 久久国产乱子精品免费女| 国产视频一区不卡| 91久久精品一区二区| 国产精华一区| 精品一区在线看| 日韩美女视频19| 91精品国产色综合久久不卡电影| 久久久久se| av色综合久久天堂av综合| 天天影视网天天综合色在线播放| 日韩免费高清电影| 亚洲黄色一区二区三区| 91热门视频在线观看| 麻豆精品精品国产自在97香蕉 | 久久精子c满五个校花| 欧洲亚洲国产日韩| 精品国产一区二区三区麻豆免费观看完整版| 免播放器亚洲一区| 亚洲欧美日韩在线| 精品国产人成亚洲区| 一本久久综合亚洲鲁鲁五月天 | 日韩一区二区三区在线视频| 日韩av电影在线观看| 99久久久久国产精品免费| 国产精品影视在线观看| 婷婷综合五月天| 中文字幕佐山爱一区二区免费| 日韩精品在线一区| 欧美午夜一区二区三区免费大片| 欧美日韩国产不卡在线看| 99久久无色码| 福利视频网站一区二区三区| 日本成人在线看| 一区二区三区不卡在线观看| 欧美极品aⅴ影院| 欧美成人一区二区| 欧美三区在线观看| 日本精品视频一区二区三区| 色播五月综合| 欧美日韩在线一区二区三区| 成人欧美一区二区| 91蝌蚪porny九色| 99久久伊人网影院| 成人综合激情网| 国产美女精品人人做人人爽| 美女一区二区三区| 日韩高清在线观看| 亚洲va欧美va国产va天堂影院| 中文字幕人成不卡一区| 欧美日韩视频在线一区二区观看视频| 不卡一区二区三区四区| 国产福利精品一区二区| 麻豆91在线播放| 蜜桃久久久久久| 日本不卡免费在线视频| 天天综合天天综合色| 亚洲一区日韩精品中文字幕| 国产精品久久久久久久久图文区 | 亚洲成a人v欧美综合天堂|