久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

Rss & SiteMap

曙海教育集團論壇 http://www.bjzhda.cn

曙海教育集團論壇
共35 條記錄, 每頁顯示 10 條, 頁簽: [1] [2][3][4]
[瀏覽完整版]

標題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

1樓
wangxinxin 發表于:2010-12-19 11:38:05
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
共35 條記錄, 每頁顯示 10 條, 頁簽: [1] [2][3][4]

Copyright © 2000 - 2009 曙海教育集團
Powered By 曙海教育集團 Version 2.2
Processed in .03125 s, 2 queries.
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
在线成人性视频| 中文字幕在线一区免费| bt7086福利一区国产| 青青草91视频| 久久99精品久久久久久动态图 | 粉嫩高清一区二区三区精品视频| 国产成人久久精品77777最新版本| 激情五月婷婷综合| 国产一区91精品张津瑜| 国产剧情在线观看一区二区| 国产精品888| gogogo免费视频观看亚洲一| 国产精品亚洲不卡a| 91久久国产自产拍夜夜嗨| 国产精品播放| 日韩女优中文字幕| 亚洲va韩国va欧美va精四季| 色婷婷综合久久久久中文| 欧美精品国产精品| 久久久久国产成人精品亚洲午夜| 国产偷v国产偷v亚洲高清| 中文字幕一区二区三区不卡| 一区二区三区精品视频在线| 日韩成人免费看| 国产成人精品一区二区三区四区| 91麻豆免费在线观看| 国产免费一区二区三区| 亚洲精品久久区二区三区蜜桃臀 | 日韩国产欧美在线视频| 国产精品一区专区| 99久久免费国产| 久久婷婷开心| 在线精品视频小说1| 日韩欧美亚洲国产精品字幕久久久| 久久久久免费观看| 亚洲在线视频一区| 国产精品91一区二区| 91传媒视频免费| 色噜噜色狠狠狠狠狠综合色一| 欧美绝品在线观看成人午夜影视| 国产午夜精品一区二区三区视频| 一区二区在线观看不卡| 国产剧情一区二区| 精品国产乱码一区二区三区四区| 色涩成人影视在线播放| 6080亚洲精品一区二区| 中文字幕国产精品一区二区| 久久精品国产精品亚洲精品| 97成人超碰视| 在线亚洲一区二区| 国产精品免费人成网站| 老汉av免费一区二区三区| 97超碰人人看人人| 欧美午夜精品久久久久久超碰| 日本一区二区三区高清不卡| 免费观看一级欧美片| av在线不卡一区| 欧美日韩一级黄| 国产精品日产欧美久久久久| 久99久精品视频免费观看| 国产一区在线观| 91精品国产福利| 亚洲亚洲人成综合网络| 成人av电影在线播放| 欧洲精品一区二区| 亚洲视频你懂的| 国产91精品入口| 日韩欧美亚洲在线| 久久久久久影视| 美脚の诱脚舐め脚责91 | 青青草成人网| 日本一区二区三区免费乱视频| 国产原创一区二区| 亚洲精品中文字幕乱码三区不卡| 国产亚洲欧美色| 国产91精品入口| 欧美人与禽zozo性伦| 亚洲精品日产精品乱码不卡| 91婷婷韩国欧美一区二区| 制服视频三区第一页精品| 日本亚洲欧美天堂免费| 色噜噜一区二区| 亚洲男人电影天堂| 国产午夜精品一区| 久久久久9999亚洲精品| 国产69精品久久久久777| 欧美主播一区二区三区美女| 亚洲网友自拍偷拍| 美媛馆国产精品一区二区| 国产欧美视频一区二区三区| 成人av电影在线| 日韩一区二区三区在线观看| 国产一区二区在线观看视频| 欧洲精品一区二区| 麻豆久久久久久| 欧美性色综合网| 日韩av中文字幕一区二区三区| 天堂va久久久噜噜噜久久va| 一区二区三区在线视频播放| 精品欧美一区二区在线观看视频| 国产清纯美女被跳蛋高潮一区二区久久w | 欧美一区激情视频在线观看| 国产精品久久久久久久久免费桃花 | 国产偷久久久精品专区| 国产偷v国产偷v亚洲高清| av日韩在线网站| 久久综合色一综合色88| 91在线观看成人| 26uuu欧美日本| 99re在线观看| 国产精品久久久久影院亚瑟| 久精品国产欧美| 一区二区三区在线播放| 日韩欧美一区二区三区四区| 性做久久久久久| 在线观看视频一区二区欧美日韩| 免费成人美女在线观看.| 欧美影院一区二区| 国产·精品毛片| 久久精品在线免费观看| 黄色国产精品一区二区三区| 亚洲欧美日韩成人高清在线一区| 视频一区免费观看| 麻豆国产欧美日韩综合精品二区| 欧美高清激情brazzers| 91玉足脚交白嫩脚丫在线播放| 欧美国产精品一区二区三区| 欧美一区二区视频17c| 免费观看一级特黄欧美大片| 91精品国产高清一区二区三区| 99久久久国产精品免费蜜臀| 中文字幕视频一区| 中文字幕日韩一区二区三区| 精品一区二区三区免费毛片爱| 精品国产免费人成电影在线观看四季 | 在线观看国产一区二区| 国产成人精品一区二区三区四区 | 日韩欧美中文字幕制服| 成人免费视频网站| 亚洲不卡av一区二区三区| 欧美男女性生活在线直播观看| aaa亚洲精品一二三区| 亚洲女性喷水在线观看一区| 欧美在线观看你懂的| 粉嫩欧美一区二区三区高清影视| 国产欧美日本一区视频| 亚洲精品中文字幕乱码三区不卡| 国产成人在线视频网站| 国产精品成人在线观看 | 日韩三级视频在线观看| 国产一区二区无遮挡| 日韩精品久久久久久| 26uuu色噜噜精品一区| 天堂社区 天堂综合网 天堂资源最新版| 精品系列免费在线观看| 国产精品久久三| 欧美日本不卡视频| 麻豆久久久av免费| 国产一区二区中文字幕| 亚洲乱码国产乱码精品精的特点 | 亚洲激情六月丁香| 日韩一级高清毛片| 欧美一区免费视频| 国产成人精品亚洲777人妖 | 欧美高清性xxxxhdvideosex| 九九视频精品免费| 亚洲欧美日韩成人高清在线一区| 日韩欧美一级片| 色一情一乱一乱一91av| 成人自拍偷拍| 国产精品一二三区在线| 亚洲一区在线观看免费| 精品福利在线导航| 欧美综合色免费| 看欧美日韩国产| 成人av在线电影| 捆绑调教一区二区三区| 一区二区三区电影在线播| 久久色视频免费观看| 欧美日韩国产bt| 伊人久久大香线蕉成人综合网| 精品久久久久久中文字幕动漫 | 91精品办公室少妇高潮对白| 国产一区在线观| 99麻豆久久久国产精品免费| 久久99精品国产.久久久久| 亚洲一区二区三区在线播放| 日本一区二区免费在线 | 日韩一区二区在线看| 中文字幕人成一区| 免费成人深夜夜行视频| 91香蕉视频在线| 国产乱国产乱300精品| 奇米精品一区二区三区在线观看| 亚洲免费色视频| 国产欧美日韩一区二区三区在线观看| 在线不卡中文字幕| 91官网在线免费观看| 亚洲欧美精品| 日产国产精品精品a∨|